Job Description
Job Title: Sr ASIC/FPGA VHDL Design Engineer Job Code: 24260 Job Location: Camden, NJ-relocation available for those that qulify Schedule: 9/80 Regular with every other Friday off Job Description: Reporting to the Manager, Engineering (ASIC/FPGA), the Senior Member of Engineering Staff (SMES) will be part of the key design team, responsible for the delivery of FPGAs for defense applications. S/he will architect, implement FPGA design, with hands on design/debug with primarily Ethernet, I2C, SPI, AXI protocols. L3Harris has state-of-the-art EDA flows/methodologies including Mentor EDA: Simulator Questa Prime, Verification IP (QVIPs), UVM framework, Clock Domain Crossing (CDC), Reset Domain Crossing (RDC), Questa Lint, Synopsys (DC/Primetime/Synplify), Xilinx/Intel/Microchip EDA (Vivado/Libero/Quartus). We are a learning organization and have the capability to target all FPGA vendors and have ASIC front end capability, with mature design processes. This is a high impact role in the organization to ensure robust quality and delivery of communication products for National Security. Essential Functions: Derive FPGA design specifications from system requirements
Develop detailed FPGA architecture for implementation
Implement design in RTL (VHDL) and perform module level simulations
Perform Synthesis, Place and Route (PAR) and Static Timing Analysis (STA)
Perform RTL quality using: Lint, Reset Domain Crossing (RDC), Clock Domain Crossing (CDC) , Static Formal EDA
Generate verification test plans and perform End to End Simulations
Support Board, FPGA bring up
Validate design through HW/SW integration test with test equipment
Support product collateral for NSA certification Qualifications: Bachelor of Science (BS) -Four year degree or Masters (MS) or PhD from an accredited course of study in engineering, engineering technology (chemistry, physics, mathematics, data science, or Electrical/Electronics/Computer Engineering/Computer Science)
3-5+ years’ experience designing FPGA products with VHDL
Experience with Xilinx FPGAs and Vivado
Experience with Revision control system
Experience with Earned Value Management (EVM)
Good written, verbal, and presentation skills
Active DoD Security Clearance Preferred Additional Skills: Experience with mapping algorithms to architecture
Experience in C++ (OOP)
Experience with any of protocols : Ethernet, TCP/IP, PCIe, NVMe, USB
Experience with Xilinx SoC design with SDKs and PetaLinux OS
Experience with High-Level Synthesis (HLS) with Vivado HLX or Mentor Catapult
Job Tags
Relocation,
Similar Jobs
Cadence Inc
...ongoing learning for this role. Cadence, Inc., is seeking a Buyer II at our Cranberry Township, PA facility. The purpose of the Buyer... ...will primarily work onsite, with the flexibility to work remotely up to 1 day per week once the individual is fully trained and proficient...
ACSC Management Services Inc
Claims Senior Casualty Adjuster Job Summary The Claims Senior Casualty Adjuster handles moderate to high complexity claims involving material damage, property and/or liability lines of insurance written by the Interinsurance Exchange in compliance with all regulatory...
Tallahassee State College
...Join Our Team at Tallahassee State College OPS Success Coach Opportunity Tallahassee State College is excited to announce a part-time... ...providing individualized academic support aimed at increasing student persistence to graduation. This position requires a 20-25 hour...
University Hospitals
...A Brief Overview The Nuclear Medicine Technologist I is a entry level job in Nuclear Medicine. You will prepare, measure and administer... ...all various equipment. (Required proficiency) Proficient in computer applications. (Required proficiency) Licenses and Certifications...
Shuvel
...ensure the movement of people, capital, and products is legal, safe, and secure. CBP seeks capable, qualified, and versatile SME Data Engineers to help develop complex data analytical solutions for law enforcement personnel to assess risk of potential threats entering...